| Candidate | Centre | Candidate | | |-----------|--------|-----------|--| | Name | Number | Number | | | | | 2 | | # General Certificate of Education Advanced Subsidiary/Advanced 381/01 # ELECTRONICS ET1 P.M. TUESDAY, 15 January 2008 ( $1\frac{1}{2}$ hours) #### ADDITIONAL MATERIALS In addition to this examination paper, you will need a calculator. ## INSTRUCTIONS TO CANDIDATES Write your name, centre number and candidate number in the spaces at the top of this page. Answer all questions. Write your answers in the spaces provided in this booklet. ### INFORMATION FOR CANDIDATES The number of marks is given in brackets at the end of each question or part-question. You are reminded of the necessity for good English and orderly presentation in your answers. | For Examiner's use only. | | | |--------------------------|--|--| | 1 | | | | 2 | | | | 3 | | | | 4 | | | | 5 | | | | 6 | | | | 7 | | | | 8 | | | | Total | | | No certificate will be awarded to a candidate detected in any unfair practice during the examination. # INFORMATION FOR THE USE OF CANDIDATES #### **Preferred Values for resistors** The figures shown below and their decade multiples and sub-multiples are the E24 series of preferred values. 10, 11, 12, 13, 15, 16, 18, 20, 22, 24, 27, 30, 33, 36, 39, 43, 47, 51, 56, 62, 68, 75, 82, 91. **RC** networks $$V_{c} = V_{o} (1 - e^{-t/RC})$$ for a charging capacitor $$V_C = V_O e^{-t/RC}$$ for a discharging capacitor $$t = -RC \ln\left(1 - \frac{V_c}{V_o}\right)$$ for a charging capacitor $$t = -RC \ln\left(\frac{V_{c}}{V_{o}}\right)$$ for a discharging capacitor **Alternating Voltages** $$V_0 = V_{rms} \sqrt{2}$$ **Silicon Diode** $$V_F \approx 0.7 \,\text{V}$$ **Bipolar Transistor** $$h_{FE} = \frac{I_C}{I_B}$$ Current gain $$V_{BE} \approx 0.7 \text{ V}$$ in the on state **MOSFETs** $$I_{\rm D} = g_{\rm M} V_{\rm GS}$$ **Operational amplifier** $$G = -\frac{R_F}{R_{IN}}$$ Inverting amplifier $$G = 1 + \frac{R_F}{R_1}$$ Non-inverting amplifier $$V_{OUT} = -R_F \left( \frac{V_1}{R_1} + \frac{V_2}{R_2} + \frac{V_3}{R_3} \right)$$ Summing amplifier Slew Rate = $$\frac{\Delta V_{OUT}}{\Delta t}$$ Slew rate 555 Monostable $$T = 1.1 RC$$ 555 Astable $$t_{H} = 0.7 (R_{A} + R_{B})C$$ $$t_{L} = 0.7 R_{B}C$$ $$f = \frac{1 \cdot 44}{(R_A + 2R_B)C}$$ Schmitt Astable $$f \approx \frac{1}{RC}$$ 1. The diagram shows a multiplexer, used as a programmable logic system. The input $S_2$ is the **most significant** select input. (a) Complete the following truth table for this system. | С | В | A | Q | |---|---|---|---| | 0 | 0 | 0 | | | 0 | 0 | 1 | | | 0 | 1 | 0 | | | 0 | 1 | 1 | | | 1 | 0 | 0 | | | 1 | 0 | 1 | | | 1 | 1 | 0 | | | 1 | 1 | 1 | | [2] (b) Write down the Boolean expression for **Q** in terms of **A**, **B** and **C**. Do **not** simplify the Boolean expression. (381-01) $\mathbf{Q} = \dots$ [2] Turn over. **2.** (a) A logic system is shown below. (i) Complete the truth table for this system. | В | A | С | D | Q | |---|---|---|---|---| | 0 | 0 | | | | | 0 | 1 | | | | | 1 | 0 | | | | | 1 | 1 | | | | [3] (ii) Write down the Boolean expressions for C, D and Q in terms of A and B. C = ..... D = ..... Q = ..... [3] (iii) Name the single 2-input logic gate that could produce the same function as the ${\bf Q}$ output. Logic Gate ......[1] (b) Here is another logic system. (i) In the space below, draw the same logic system, but with the logic gates replaced by their NAND gate equivalents. [3] (ii) Each NAND integrated circuit contains four dual-input gates. What is the minimum number of ICs needed to construct this equivalent circuit? [1] 3. The circuit below contains both a pull-up and pull-down resistor. The table below shows the four possible logic states of switches $\mathbf{X}$ and $\mathbf{Y}$ . Complete the table by adding: - the correct logic level for points **A**, **B** and **Q**; - the word 'OFF' or 'ON' to indicate the state of the LED in each case. | Switch X | Switch Y | Input <b>A</b> | Input <b>B</b> | Output <b>Q</b> | State of LED | |----------|----------|----------------|----------------|-----------------|--------------| | Open | Open | | | | | | Open | Closed | | | | | | Closed | Open | | | | | | Closed | Closed | | | | | **4.** (a) Simplify the following expressions, showing appropriate working. (i) $B.\overline{0} = \dots$ [1] (ii) $B.A + B.\overline{A} = \dots$ [1] (b) Either using a Karnaugh map or the rules of Boolean algebra, simplify the following expression as much as possible. $Q = D.C.B.A + C.\overline{B}.A + \overline{D}.\overline{C}.\overline{B} + D.C.A + D.\overline{C}.\overline{B}$ | ∖B.A | Λ | | | | |------|-----|-----|-----|-----| | D.C | 0.0 | 0.1 | 1.1 | 1.0 | | 0.0 | | | | | | 0.1 | | | | | | 1.1 | | | | | | 1.0 | | | | | [4] (c) Apply DeMorgan's theorem to the following expression and simplify the result. $Q = (\overline{\overline{A} + B}).\overline{\overline{A}}$ **5.** The diagram below shows a counting system that uses a binary counter and 7-segment display. (a) Describe the two functions of the decoder/driver. | 1. | <br> | <br> | <br> | | |----|------|------|------|-----| | | | | | | | | <br> | <br> | <br> | | | | | | | | | 2. | <br> | <br> | <br> | | | | | | | | | | <br> | <br> | <br> | | | | | | | [2] | (b) (i) What would be the last number displayed **before** the counter resets? (ii) The counter shown is rising-edge triggered. What is meant by rising-edge triggered? (c) The timing diagram shows pulses to be counted by the system. Use your answers to part (b) to complete the diagram to show the signals at outputs **A**, **B**, **C** and **D**. Initially the counter is reset. [1] **6.** The following diagram shows the circuit for a *transition gate* constructed from NAND gates. Each logic gate has a propagation delay of 5 ns. (a) Complete the following diagram to show how the signal at $\mathbf{B}$ and output $\mathbf{Q}$ change when the signal shown is applied to input $\mathbf{A}$ . Initially, output $\hat{Q}$ is at logic 0. (b) What job does the transition gate perform within a D-type flip-flop? 7. (a) (i) Draw the circuit for an inverting amplifier based on an op-amp. [3] $V_{IN}$ $\circ$ 0V o----- (ii) Select suitable resistors to give a voltage gain of -24. $$R_{\rm F} = \dots [2]$$ (iii) The voltage gain of the amplifier is now doubled without changing its input impedance. Select suitable resistors for this. $$R_{\rm F} = \dots$$ [1] (b) Another amplifier has the frequency response shown below. Use the graph to estimate the bandwidth of this amplifier. Show **on the graph** how you obtained your result. Voltage gain Bandwidth = .....kHz [2] Turn over. **8.** The following diagram shows an op-amp set up as a voltage amplifier. An extract from the data sheet for the op-amp is given below. The op-amp is powered from a $\pm 15 \text{V}$ supply. | Parameter | Value | |------------------------|-----------------------------------| | Open-loop gain | $3.0 \times 10^{5}$ | | Input Impedance | $2 \cdot 0 \times 10^{12} \Omega$ | | Saturation voltage | ±13·5 V | | Slew Rate | $10\mathrm{V\mu s^{-1}}$ | | Gain-bandwidth product | 5 MHz | | (a) | Calculate the voltage gain of this amplifier. | | |-----|--------------------------------------------------------|-----| | | | | | | | [1] | | (b) | What is the input impedance of this voltage amplifier? | | | | | [1] | (c) A test signal of amplitude 40 mV is applied to the input. (i) Calculate the amplitude of the output voltage. [1] (ii) Complete the graph to show the output voltage. Label any significant voltages. [2] (d) What is the maximum amplitude of input voltage, which does not produce clipping distortion? [1] - The following signal is applied to the input to illustrate the effect of slew-rate on the output of the voltage amplifier. Draw the output voltage on the axes below. $V_{OUT}$ is initially at 0 V. | FOR USE ONLY IF YOU HAVE MADE SUBSTANTIAL DELETIONS IN PARTS ANSWERS OR NEED MORE SPACE TO COMPLETE THEM. BE SURE TO INDIC QUESTIONS CONCERNED. | OF YOUR<br>CATE THE | |-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |